← module\_name (/wiki/module\_name)

module\_shift8○ (/wiki/module\_shift8) →

You are given a module my\_dff with two inputs and one output (that implements a D flip-flop). Instantiate three of them, then chain them together to make a shift register of length 3. The clk port needs to be connected to all instances.

The module provided to you is: module my\_dff ( input clk, input d, output q );

Note that to make the internal connections, you will need to declare some wires. Be careful about naming your wires and module instances: the names must be unique.



## **Module Declaration**

module top\_module ( input clk, input d, output q );

## Write your solution here

```
module top_module ( input clk, input d, output q );
endmodule

Submit Submit (new window)
```

## Solution

Upload a source file... ¥

← module\_name (/wiki/module\_name)

module\_shift8○ (/wiki/module\_shift8) →

Retrieved from "http://hdlbits.01xz.net/mw/index.php?title=Module\_shift&oldid=1447 (http://hdlbits.01xz.net/mw/index.php?title=Module\_shift&oldid=1447)"

Category (/wiki/Special:Categories): Modules (/wiki/Category:Modules)

## **Problem Set Contents**

- Getting Started
- ▼ Verilog Language
  - ▶ Basics
  - Vectors
  - ▼ Modules: Hierarchy
    - ✓ Modules (/wiki/module)
    - ◆ Connecting ports by position (/wiki/module\_pos)
    - Connecting ports by name (/wiki/module\_name)
    - Three modules (/wiki/module\_shift)
    - O Modules and vectors (/wiki/module\_shift8)
    - O Adder 1 (/wiki/module\_add)
    - O Adder 2 (/wiki/module\_fadd)
    - O Carry-select adder (/wiki/module\_cseladd)
    - O Adder-subtractor (/wiki/module\_addsub)
  - ▶ Procedures
  - More Verilog Features
- ▶ Circuits
- ▶ Verification: Reading Simulations
- ▶ Verification: Writing Testbenches